



## Application

- Data Center & Networking Equipment
- Servers/Storage Devices
- High Performance Computing (HPC)
- Switches/Routers
- Telecom Central Offices (CO)
- Test And Measurement Equipment

## Standards Compliance

- Compliant with QSFP-DD MSA Rev 4.1
- Compliant QSFP-DD-Hardware-Rev7.0
- Compliant with QSFP112 MSA Rev 2.1.1
- Compliant with IEEE 802.3ck
- Compliant with IEEE 802.3cd
- I2C for EEPROM communication
- Compliant with CMIS 5.0

## Highlight

- Support 8x106.25G PAM4
- 800G To 4\*200G Data Rate
- 3.3V Power Supply
- Hot Pluggable
- Excellent SI Performance
- RoHS Compliance
- Simplifies The Patching And Offers A Cost-Effective Way For Short Links

## 1.0 General Description

This datasheet pertains to the **QSFP-DD800 800G to 4\*QSFP112 200G Direct Attached Copper Cable Assembly**, meticulously designed for application in the telecommunications and data center sectors. It facilitates bi-directional transmission of 2\*100Gb traffic per cable, accommodating 8 lanes of 100G PAM4. The cable adheres to the standardized QSFP-DD&QSFP112 form factor and complies rigorously with Multi-Source Agreement (MSA) specifications.

## 2.0 Product Specification

### 2.1 Absolute Maximum Ratings

| Parameter                          | Unit | Min. | Max. | Notes |
|------------------------------------|------|------|------|-------|
| Supply Voltage                     | V    | -0.3 | 3.6  |       |
| Data Input Voltage                 | V    | -0.3 | 3.6  |       |
| Control Input Voltage              | V    | -0.3 | 3.6  |       |
| Operating Temperature              | °C   | 0    | 70   |       |
| Storage Temperature                | °C   | -40  | +85  |       |
| Relative Humidity (Non-Condensing) | %    | 5    | 85   |       |

### 2.2 Operational Specification

| Parameter                   | Unit | Min                | Typical | Max   | Notes   |
|-----------------------------|------|--------------------|---------|-------|---------|
| Supply Voltage (Vcc)        | V    | 3.135              | 3.3     | 3.465 | Per End |
| Power Consumption           | W    |                    |         | 1.5   | Per End |
| Operating Case Temperature  | °C   | 0                  |         | 70    |         |
| Operating Relative Humidity | %    | 0                  |         | 85    |         |
| Modulation Format           |      | 112G PAM-4         |         |       |         |
| Bit Rate                    | Gbps | 8x100G to 4*2x100G |         |       |         |

### 2.3 Electrical Characteristics

| Parameter                            | Unit | Min   | Typical | Max | Notes |
|--------------------------------------|------|-------|---------|-----|-------|
| Characteristic Impedance             | ohm  | 90    | 100     | 110 |       |
| Time Propagation Delay (Informative) | ns   | ..... | .....   | 4.9 |       |

## 2.4 SI performance

| Item                                                                                | Parameter                                               | Require                              | Reference                        |
|-------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------|----------------------------------|
| 1                                                                                   | ILdd<br>Insertion loss at 26.56 GHz                     | 19.75 dB (Max.)                      | IEEE 802.3ck<br>Section 162.11.2 |
| 2                                                                                   | ILdd<br>Insertion loss at 26.56 GHz                     | 11 dB (Min.)                         | IEEE 802.3ck<br>Section 162.11.2 |
| 3                                                                                   | ERL<br>Minimum cable assembly                           | >8.25 dB *                           | IEEE 802.3ck<br>Section 162.11.3 |
| 4                                                                                   | RLcd<br>Differential-mode to common-mode return loss    | 0.01GHz – 40GHz<br>Equation (162-20) | IEEE 802.3ck Section<br>162.11.4 |
| 5                                                                                   | ILcd<br>Differential-mode to common-mode insertion loss | 0.01GHz – 40GHz<br>Equation (162-21) | IEEE 802.3ck Section<br>162.11.5 |
| 6                                                                                   | RLcc<br>Common-mode to common-mode return loss          | 0.01GHz – 40GHz<br>Equation (162-22) | IEEE 802.3ck<br>Section 162.11.6 |
| 7                                                                                   | COM                                                     | 3dB (Min.)                           | IEEE 802.3ck<br>Section 162.11.7 |
| *Cable assemblies with a com greater than 4 dB are not required to meet minimum ERL |                                                         |                                      |                                  |

## 2.5 Pin Assignments



Figure 1 QSFP-DD800 Module Contact Assignment



Figure 2 QSFP112 Module Contact Assignment

## 2.6 Pin Description

Table 1 QSFP-DD 800G Module Pin Description

| Pin | Logic      | Symbol | Description                         | Plug Sequence | Notes |
|-----|------------|--------|-------------------------------------|---------------|-------|
| 1   |            | GND    | Ground                              | 1B            | 1     |
| 2   | CML-I      | Tx2n   | Transmitter Inverted Data Input     | 3B            |       |
| 3   | CML-I      | Tx2p   | Transmitter Non-Inverted Data Input | 3B            |       |
| 4   |            | GND    | Ground                              | 1B            | 1     |
| 5   | CML-I      | Tx4n   | Transmitter Inverted Data Input     | 3B            |       |
| 6   | CML-I      | Tx4p   | Transmitter Non-Inverted Data Input | 3B            |       |
| 7   |            | GND    | Ground                              | 1B            | 1     |
| 8   | LVTTL-1    |        | ModselL                             | 3B            |       |
| 9   | LVTTL-1    |        | ResetL                              | 3B            |       |
| 10  |            | Vcc Rx | +3.3V Power supply receiver         | 2B            | 2     |
| 11  | LVCMOS-I/O | SCL    | 2-wire serial interface clock       | 3B            |       |
| 12  | LVCMOS-I/O | SDA    | 2-wire serial interface clock       | 3B            |       |
| 13  |            | GND    | Ground                              | 1B            | 1     |
| 14  | CML-O      | Rx1p   | Receiver Non-Inverted Data Output   | 3B            |       |
| 15  | CML-O      | Rx1n   | Receiver Inverted Data Output       | 3B            |       |
| 16  |            | GND    | Ground                              | 1B            | 1     |
| 17  | CML-O      | Rx1p   | Receiver Non-Inverted Data Output   | 3B            |       |
| 18  | CML-O      | Rx1n   | Receiver Inverted Data Output       | 3B            |       |

|    |              |              |                                       |    |   |
|----|--------------|--------------|---------------------------------------|----|---|
| 19 |              | GND          | Ground                                | 1B | 1 |
| 20 |              | GND          | Ground                                | 1B | 1 |
| 21 | CML-O        | Rx2n         | Receiver Inverted Data Output         | 3B |   |
| 22 | CML-O        | Rx2p         | Receiver Non-Inverted Data Output     | 3B |   |
| 23 |              | GND          | Ground                                | 1B |   |
| 24 | CML-O        | Rx4n         | Receiver Inverted Data Output         | 3B |   |
| 25 | CML-O        | Rx4p         | Receiver Non-Inverted Data Output     | 3B |   |
| 26 |              | GND          | Ground                                | 1B | 1 |
| 27 | LVTTL-O      | ModPrsL      | Present                               | 3B |   |
| 28 | LVTTL-O      | Int/RxLos    | Interrupt/optional RxLOS              | 3B |   |
| 29 |              | Vcc Tx       | +3.3 V Power supply transmitter       | 2B | 2 |
| 30 |              | Vcc1         | 3.3 V Power supply                    | 2B | 2 |
| 31 | LVTTL-I      | LPMode/TxDis | Low Power Mode/optional TX Disable    | 3B |   |
| 32 |              | GND          | Ground                                | 1B | 1 |
| 33 | CML-I        | Tx3p         | Transmitter Non-Inverted Data Input   | 3B |   |
| 34 | CML-I        | Tx3n         | Transmitter Inverted Data Input       | 3B |   |
| 35 |              | GND          | Ground                                | 1B | 1 |
| 36 | CML-I        | Tx1p         | Transmitter Non-Inverted Data Input   | 3B |   |
| 37 | CML-I        | Tx3n         | Transmitter Inverted Data Input       | 3B |   |
| 38 |              | GND          | Ground                                | 1B | 1 |
| 39 |              | GND          | Ground                                | 1A | 1 |
| 40 | CML-I        | Tx6n         | Transmitter Inverted Data Input       | 3A |   |
| 41 | CML-I        | Tx6p         | Transmitter Non-Inverted Data Input   | 3A |   |
| 42 |              | GND          | Ground                                | 1A | 1 |
| 43 | CML-I        | Tx8n         | Transmitter Inverted Data Input       | 3A |   |
| 44 | CML-I        | Tx8p         | Transmitter Non-Inverted Data Input   | 3A |   |
| 45 |              | GND          | Ground                                | 1A | 1 |
| 46 | LVCMOS/CML-I | P/VS4        | Programmable/Module Vendor Specific 4 | 3A | 5 |
| 47 | LVCMOS/CML-I | P/VS1        | Programmable/Module Vendor Specific 1 | 3A | 5 |
| 48 |              | VccRx1       | 3.3V Power Supply                     | 2A | 2 |
| 49 | LVCMOS/CML-O | P/VS2        | Programmable/Module Vendor Specific 2 | 3A | 5 |
| 50 | LVCMOS/CML-O | P/VS3        | Programmable/Module Vendor Specific 3 | 3A | 5 |
| 51 |              | GND          | Ground                                | 1A | 1 |
| 52 | CML-O        | Rx7p         | Receiver Non-Inverted Data Output     | 3A |   |
| 53 | CML-O        | Rx7n         | Receiver Inverted Data Output         | 3A |   |
| 54 |              | GND          | Ground                                | 1A | 1 |
| 55 | CML-O        | Rx5p         | Receiver Non-Inverted Data Output     | 3A |   |
| 56 | CML-O        | Rx5n         | Receiver Inverted Data Output         | 3A |   |
| 57 |              | GND          | Ground                                | 1A | 1 |
| 58 |              | GND          | Ground                                | 1A | 1 |
| 59 | CML-O        | Rx6n         | Receiver Inverted Data Output         | 3A |   |
| 60 | CML-O        | Rx6p         | Receiver Non-Inverted Data Output     | 3A |   |

|    |          |            |                                         |    |   |
|----|----------|------------|-----------------------------------------|----|---|
| 61 |          | GND        | Ground                                  | 1A | 1 |
| 62 | CML-O    | Rx8n       | Receiver Inverted Data Output           | 3A |   |
| 63 | CML-O    | Rx8p       | Receiver Non-Inverted Data Output       | 3A |   |
| 64 |          | GND        | Ground                                  | 1A | 1 |
| 65 |          | NC         | No Connect                              | 3A | 3 |
| 66 |          | Reserved   | For future use                          | 3A | 3 |
| 67 |          | VccTx1     | 3.3V Power Supply                       | 2A | 2 |
| 68 |          | Vcc2       | 3.3V Power Supply                       | 2A | 2 |
| 69 | LVCMOS-I | ePPS/Clock | 1PPS PTP clock or reference clock input | 3A | 6 |
| 70 |          | GND        | Ground                                  | 1A | 1 |
| 71 | CML-I    | Tx7p       | Transmitter Non-Inverted Data Input     | 3A |   |
| 72 | CML-I    | Tx7n       | Transmitter Inverted Data Input         | 3A |   |
| 73 |          | GND        | Ground                                  | 1A | 1 |
| 74 | CML-I    | Tx5p       | Transmitter Non-Inverted Data Input     | 3A |   |
| 75 | CML-I    | Tx5n       | Transmitter Inverted Data Input         | 3A |   |
| 76 |          | GND        | Ground                                  | 1A | 1 |

**Note 1:**

QSFP-DD uses common ground (GND) for all signals and supply (power). All are common within the QSFP- DD module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane. Each connector GND contact is rated for a steady state current of 500 mA.

**Note 2:**

VccRx, VccRx1, Vcc1, Vcc2, VccTx and VccTx1 shall be applied concurrently. Supply requirements defined for the host side of the Host Card Edge Connector (see MSA specification). For power classes 4 and above the module differential loading of input voltage pads must not result in exceeding contact current limits. Each connector Vcc contact is rated for a steady state current of 2000 mA

**Note 3:**

Reserved pad recommended to be terminated with 10 kΩ to ground on the host. Pad 65 (No Connect) Shall be left unconnected within the module, optionally pad 65 may get terminated with 10 kΩ to ground on the host.

**Note 4:**

Plug Sequence specifies the mating sequence of the host connector and module. The sequence is 1A, 2A, 3A, 1B, 2B, 3B. Contact sequence A will make, then break contact with additional QSFP- DD pads. Sequence 1A and 1B will then occur simultaneously, followed by 2A and 2B, followed by 3A and 3B

**Note 5:**

Full definitions of the P/VSx signals currently under development. For module designs using programmable/vendor specific inputs P/VS1 and P/VS4 signals it is recommended each to be terminated in the module with 10 kΩ. For host designs using programmable/vendor specific outputs P/VS2 and P/VS3 signals it is recommended each to be terminated on the host with 10 kΩ.

**Note 6:**

For host not implementing ePPS/Clock, it is not necessary to parallel terminate the ePPS/Clock signal to ground on the host. ePPS/Clock already has parallel termination in the module.

Table 2 QSFP112 Module Pin Description

| Pin | Logic      | Symbol       | Description                         | Plug Sequence | Notes |
|-----|------------|--------------|-------------------------------------|---------------|-------|
| 1   |            | GND          | Ground                              | 1             | 1     |
| 2   | CML-I      | Tx2n         | Transmitter Inverted Data Input     | 3             |       |
| 3   | CML-I      | Tx2p         | Transmitter Non-Inverted Data Input | 3             |       |
| 4   |            | GND          | Ground                              | 1             | 1     |
| 5   | CML-I      | Tx4n         | Transmitter Inverted Data Input     | 3             |       |
| 6   | CML-I      | Tx4p         | Transmitter Non-Inverted Data Input | 3             |       |
| 7   |            | GND          | Ground                              | 1             | 1     |
| 8   | LVTTL-1    | ModselL      | Module Select                       | 3             |       |
| 9   | LVTTL-1    | ResetL       | Module Reset                        | 3             |       |
| 10  |            | Vcc Rx       | +3.3V Power supply receiver         | 2             | 2     |
| 11  | LVCMOS-I/O | SCL          | 2-wire serial interface clock       | 3             |       |
| 12  | LVCMOS-I/O | SDA          | 2-wire serial interface clock       | 3             |       |
| 13  |            | GND          | Ground                              | 1             | 1     |
| 14  | CML-O      | Rx3p         | Receiver Non-Inverted Data Output   | 3             |       |
| 15  | CML-O      | Rx3n         | Receiver Inverted Data Output       | 3             |       |
| 16  |            | GND          | Ground                              | 1             | 1     |
| 17  | CML-O      | Rx1p         | Receiver Non-Inverted Data Output   | 3             |       |
| 18  | CML-O      | Rx1n         | Receiver Inverted Data Output       | 3             |       |
| 19  |            | GND          | Ground                              | 1             | 1     |
| 20  |            | GND          | Ground                              | 1             | 1     |
| 21  | CML-O      | Rx2n         | Receiver Inverted Data Output       | 3             |       |
| 22  | CML-O      | Rx2p         | Receiver Non-Inverted Data Output   | 3             |       |
| 23  |            | GND          | Ground                              | 1             |       |
| 24  | CML-O      | Rx4n         | Receiver Inverted Data Output       | 3             |       |
| 25  | CML-O      | Rx4p         | Receiver Non-Inverted Data Output   | 3             |       |
| 26  |            | GND          | Ground                              | 1             | 1     |
| 27  | LVTTL-O    | ModPrsL      | Present                             | 3             |       |
| 28  | LVTTL-O    | Int/RxLos    | Interrupt/optional RxLOS            | 3             |       |
| 29  |            | Vcc Tx       | +3.3 V Power supply transmitter     | 2             | 2     |
| 30  |            | Vcc1         | 3.3 V Power supply                  | 2             | 2     |
| 31  | LVTTL-I    | LPMode/TxDis | Low Power Mode/optional TX Disable  | 3             |       |
| 32  |            | GND          | Ground                              | 1             | 1     |
| 33  | CML-I      | Tx3p         | Transmitter Non-Inverted Data Input | 3             |       |
| 34  | CML-I      | Tx3n         | Transmitter Inverted Data Input     | 3             |       |
| 35  |            | GND          | Ground                              | 1             | 1     |
| 36  | CML-I      | Tx1p         | Transmitter Non-Inverted Data Input | 3             |       |
| 37  | CML-I      | Tx1n         | Transmitter Inverted Data Input     | 3             |       |
| 38  |            | GND          | Ground                              | 1             | 1     |

## Note 1:

GND is the symbol for signal and supply (power) common for the QSFP112 module. All are common within the QSFP112 module, and all voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane.

## Note 2:

Vcc Rx, Vcc1 and Vcc Tx are the receiver and transmitter power supplies and shall be applied concurrently.

The connector pins are each rated for a maximum current of 1.5A (max. current of 2.0 A is required for high module power of 15-20W).

## 2.7 Cable Wiring

### WIRING TABLE



Figure 3 QSFP-DD 800G to 4\*QSFP112 (2\*100G) Direct Attached Cable Assembly Wiring

## 2.8 Memory Map information (CMIS Version)



Figure 4 CMIS Module Memory Map (Conceptual View)

### Lower Memory Overview

| Address | Size | Subject Area            | Description                                                                                                                    |
|---------|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 0-3     | 4    | ID and Status Area      | Module ID from SFF-8024 list, version number, Type and status                                                                  |
|         |      |                         | Flat mem indication, CLEI present indicator, Maximum TWI speed, Current state of Module, Current state of the Interrupt signal |
| 4-7     | 4    | Lane Flag Summary       | Flag summary of all lane flags on pages 10h-1Fh                                                                                |
| 8-13    | 6    | Module-Level Flags      | All flags that are not lane or data path specific                                                                              |
| 14-25   | 12   | Module-Level Monitors   | Monitors that are not lane or data path specific                                                                               |
| 26-3    | 5    | Module Global Controls  | Controls applicable to the module as a whole                                                                                   |
| 31-36   | 6    | Module-Level Flag Masks | Masking bits for the Module-Level flags                                                                                        |
| 37-38   | 2    | CDB Status Area         | Status of most recent CDB command                                                                                              |
| 39-40   | 2    | Module Firmware Version | Module Firmware Version                                                                                                        |

|         |    |                           |                                                                                                   |
|---------|----|---------------------------|---------------------------------------------------------------------------------------------------|
| 41-63   | 23 | Reserved Area             | Reserved for future standardization                                                               |
| 64-82   | 19 | Custom Area               | Vendor or module type specific use                                                                |
| 83-84   | 2  | Inactive Firmware Version | Version Number of Inactive Firmware. Values of 00h indicates module supports only a single image. |
| 85-117  | 33 | Application Advertising   | Combinations of host and media interfaces that are supported by module data path(s)               |
| 118-125 | 8  | Password Entry and Change |                                                                                                   |
| 126     | 1  | Bank Select Byte          | Bank address of currently visible Page                                                            |
| 127     | 1  | Page Select Byte          | Page address of currently visible Page                                                            |

### ■ Page 00h Overview

| Address | Size (bytes) | Name                            | Description                                               |
|---------|--------------|---------------------------------|-----------------------------------------------------------|
| 128     | 1            | Identifier                      | Identifier Type of module                                 |
| 129-144 | 16           | Vendor name                     | Vendor name (ASCII)                                       |
| 145-147 | 3            | Vendor OUI                      | Vendor IEEE company ID                                    |
| 148-163 | 16           | Vendor PN                       | Part number provided by vendor (ASCII)                    |
| 164-165 | 2            | Vendor rev                      | Revision level for part number provided by vendor (ASCII) |
| 166-181 | 16           | Vendor SN                       | Vendor Serial Number (ASCII)                              |
| 182-189 | 8            | Date Code                       |                                                           |
| 190-199 | 10           | CLEI code                       | Common Language Equipment Identification code             |
| 200-201 | 2            | Module power characteristics    |                                                           |
| 202     | 1            | Cable assembly length           |                                                           |
| 203     | 1            | Media Connector Type            |                                                           |
| 204-209 | 6            | Copper Cable Attenuation        |                                                           |
| 210-211 | 2            | Cable Assembly Lane Information |                                                           |
| 212     | 1            | Media Interface Technology      |                                                           |
| 213-220 | 8            | Reserved                        |                                                           |
| 221     | 1            | Custom                          |                                                           |
| 222     | 1            | Checksum                        | Includes bytes 128-221                                    |
| 223-255 | 33           | Custom Info NV                  |                                                           |

Note: For the above, refer to **Common Management Interface Specification Rev5.0**.

## 2.9 Mechanical Specifications



Figure 5 QSFP-DD800 Form Factor (P0 End)



Figure 6 QSFP112 Type Form Factor (P1~P4 End)

### 3.0 Product Information



| Product ID                         | Product Description                                                     | Tolerance | AWG |
|------------------------------------|-------------------------------------------------------------------------|-----------|-----|
| QSFP-DD800-4*QSFP112 200G-DAC-3005 | QSFP-DD 800G to 4* QSFP112(2*100G) Direct Attached Cu Cable, 30AWG-0.5M | ±20       | 30  |
| QSFP-DD800-4*QSFP112 200G-DAC-3010 | QSFP-DD 800G to 4* QSFP112(2*100G) Direct Attached Cu Cable, 30AWG-1.0M | ±30       | 30  |
| QSFP-DD800-4*QSFP112 200G-DAC-2815 | QSFP-DD 800G to 4* QSFP112(2*100G) Direct Attached Cu Cable, 28AWG-1.5M | ±40       | 28  |
| QSFP-DD800-4*QSFP112 200G-DAC-2620 | QSFP-DD 800G to 4* QSFP112(2*100G) Direct Attached Cu Cable, 26AWG-2.0M | ±40       | 26  |

#### Important Notice

The performance figures, data, and any illustrative material presented in this datasheet are typical and must be explicitly confirmed in writing by LINKPRO before they are deemed applicable to any specific order or contract.

By LINKPRO's policy of continuous improvement, specifications may change without prior notice. The publication of information in this datasheet does not imply exemption from patent or other protective rights held by LINKPRO or other parties. Additional details can be obtained from any LINKPRO sales representative.

## 4.0 Revision Record

| Rev. | Comments        | Author     | Date       |
|------|-----------------|------------|------------|
| A01  | Initial Release | James Chen | 01/16/2024 |
|      |                 |            |            |
|      |                 |            |            |
|      |                 |            |            |
|      |                 |            |            |